TY - JOUR ID - 85655 TI - Reversible Logic Multipliers: Novel Low-cost Parity-Preserving Designs JO - International Journal of Engineering JA - IJE LA - en SN - 1025-2495 AU - Eslami-Chalandar, F. AU - Valinataj, M. AU - Jazayeri, H. AD - School of Electrical and Computer Engineering, Babol Noshirvani University of Technology, Babol, Iran Y1 - 2019 PY - 2019 VL - 32 IS - 3 SP - 381 EP - 392 KW - Reversible logic KW - Parity-Preserving Gates KW - Multiplication KW - Booth’s algorithm KW - Error detection KW - Fault-tolerance DO - N2 - Reversible logic is one of the new paradigms for power optimization that can be used instead of the current circuits. Moreover, the fault-tolerance capability in the form of error detection or error correction is a vital aspect for current processing systems. In this paper, as the multiplication is an important operation in computing systems, some novel reversible multiplier designs are proposed with the parity-preserving property which will be useful for error detection. At first, two optimal signed serial multipliers are presented based on the Booth’s algorithm and its enhanced version called the K-algorithm, utilizing the new arrangements of reversible gates. Then, another low-cost serial multiplier is proposed based on the conventional Add & Shift method to be utilized in the applications in which unsigned numbers are used. Finally, a new signed parallel multiplier is proposed based on the Baugh-Wooley method that is useful for speed-critical applications. The comparative results showed that the proposed multipliers are much better than the existing designs regarding the main criterions used in reversible logic circuits including quantum cost, gate count, constant inputs, and garbage outputs. UR - https://www.ije.ir/article_85655.html L1 - https://www.ije.ir/article_85655_e167a6a04383cd556b2d31ea335ce698.pdf ER -