%0 Journal Article %T Design and Performance Analysis of 7-Level Diode Clamped Multilevel Inverter Using Modified Space Vector Pulse Width Modulation Techniques %J International Journal of Engineering %I Materials and Energy Research Center %Z 1025-2495 %A Lokeshwar Reddy, C. %A Satish Kumar, P. %A Sushama, M. %D 2017 %\ 11/01/2017 %V 30 %N 11 %P 1762-1770 %! Design and Performance Analysis of 7-Level Diode Clamped Multilevel Inverter Using Modified Space Vector Pulse Width Modulation Techniques %K DCMLI %K PDSVPWM %K PODSVPWM %K APODSVPWM %R %X In this paper, a 7-level Diode Clamped Multilevel Inverter (DCMLI) is simulated with three different carrier PWM techniques. Here, Carrier based Sinusoidal Pulse Width Modulation (SPWM), Third Harmonic Injected Pulse Width Modulation (THIPWM) and Modified Carrier-Based Space Vector Pulse Width Modulation (SVPWM) are used as modulation strategies. These modulation strategies include Phase Disposition technique (PD), Phase Opposition Disposition technique (POD), and Alternate Phase Opposition Disposition technique (APOD). In all the modulation strategies, triangular carrier and trapezoidal triangular carrier signals are compared with reference signal, then control pulses are generated. The detailed analysis of the results has been presented and compared with experimental results in terms of fundamental component of output voltage and percent of THD. %U https://www.ije.ir/article_73063_dbcfc107e55a57ddd8226f5984419b3f.pdf