%0 Journal Article
%T Design of Area Efficient Single Bit Comparator Circuit using Quantum dot Cellular Automata and its Digital Logic Gates Realization
%J International Journal of Engineering
%I Materials and Energy Research Center
%Z 1025-2495
%A Chakrabarty, R.
%A Roy, S.
%A Pathak, T.
%A Kumar Mandal, N.
%D 2021
%\ 12/01/2021
%V 34
%N 12
%P 2672-2678
%! Design of Area Efficient Single Bit Comparator Circuit using Quantum dot Cellular Automata and its Digital Logic Gates Realization
%K Quantum-dot Cellular Automata
%K Comparator
%K Majority Voter
%K Kink Energy
%R 10.5829/ije.2021.34.12c.13
%X Quantum Dot Cellular Automata or QCA is a promising transistor less nano-technology that is growing in popularity and it has the capability to replace the ubiquitous CMOS technology in the VLSI domain. The paper discussed the simple design of single bit comparator circuit using QCA. A single-bit comparator circuit compares its two inputs and indicates which one is larger or are they both equal. This paper has focused on creating an area efficient QCA comparator circuit and a comparative study of area consumption with the previously made designs. The designed comparator circuit is the most area-efficient design as it is made up of minimum possible number of cells. A Comparator is used in equality testers and many other digital communications The circuit proposed in this paper is a three layered circuit which can alternatively be used to realize the basic logic gates. The circuit can also be used as an alternative to the majority and universal gates in QCA.
%U https://www.ije.ir/article_138839_8701cd8cb9c93fb491b8c496a9f5f4b3.pdf