# A NOVEL STRUCTURE FOR REALIZATION OF A PSEUDO TWO PATH BAND-PASS FILTER 

M. Rashtian<br>Department of Electrical Engineering, Civil Aviation Technology College, Tehran, Iran<br>Email: rashtian@catc.ac.ir<br>O. Hashemipour*, K. Navi and A. Jalali<br>Department of Electrical and Computer Engineering, Shahid Beheshti University, G. C., Tehran, Iran Email: hashemipour@sbu.ac.ir, navi@sbu.ac.ir, jalali@sbu.ac.ir<br>*Corresponding Author

(Received: April 20, 2009 - Accepted in Revised Form: November 11, 2010)


#### Abstract

In this paper, a modified auto zeroed integrator is used to design and simulate a low-voltage high-Q switched capacitor pseudo 2-path filter. The filter is a sixth-order Chebyshev band-pass filter operating at sampling frequency of 1 MHz and center frequency of 250 kHz with a quality factor of 50 . The proposed filter has both low-voltage and high speed properties of the auto zeroed integrators and accurate center frequency of N -path band-pass filters. The operating voltage is 1.5 v with no use of voltage bootstrapper circuit. Simulation is done using HSPICE and $0.25 \mu \mathrm{~m}$ CMOS technology.


Keywords Auto Zeroed Integrator, Switched-capacitor, Pseudo-2-path Filter, Ladder Filters.





```
00.0 0 0
```



```
    مى كند. شبيهسازى با استفاده از نرم افزار اسپايس و تكنولوى Y0/`ميكرو متر انجام شده است. 
```


## 1. INTRODUCTION

Widespread usage of portable electronic system designs have resulted to inevitable use of lowvoltage, low-power analog integrated circuits. In addition, designing an accurate and high frequency circuit in a low-voltage application is a complicated procedure.

The fine accuracy of switched capacitor (SC) circuits and particularly SC filters are well known [1]. However, the Q factor and the operating frequency of the SC filters lack the required specification of many desired circuits. In the process of filter design, cascading method is not an appropriate solution for high Q circuit due to its
sensitivity to the capacitive variations. The well known characteristic of the ladder filter is its less pronounced effect on the above problem [2].

The main difficulty of low-voltage SC circuit design is the driving voltage of the input CMOS switches. Two conventional approaches for lowvoltage SC design, using standard CMOS technologies, are currently implemented. The first is bootstrapping method [3] which generates higher voltages to drive the gate of input switches, although the existence of on-chip high voltages is not recommended for deep-submicrometer CMOS processes [4].The second is switched-opamp method $[5,6]$, where the switching action is done by a switched opamp. This method is a real low-
voltage solution in SC circuits, but it is not suitable for high-speed SC circuit applications because of turning on/off time of the opamp. This shortcoming of the switched opamp is reduced by the application of an auto-zeroed integrator (AZI). The low voltage, high frequency application of AZI for SC circuits was reported [7] where the basic AZI circuit [8] was modified for this purpose. Power consumption and settling time of the previous AZI circuit were improved as reported by Rashtian et al. [9]. The improved AZI (IAZI) circuit utilizes a two mode clock controlled opamp to reduce the power consumption and settling time of the AZI circuit by a current steering mechanism. Based on the IAZI [9], here the new $z \rightarrow-z^{2}$ block is presented. The $z \rightarrow-z$ transformation is a well known technique to transform a low-pass filter to a high-pass filter [2,10]. With respect to properties of SC filter frequency response, high-pass SC filter could be a band-pass filter with a center frequency of $\mathrm{f}_{\mathrm{clk}} / 2$, but without sufficient nyquist range. Using a 2-path filter is a renowned method for spreading the nyquist range in this kind of circuits [ 11,12 ]. In this method, center frequency of bandpass filter only depends on the clock frequency and capacitor variations are eliminated.

In this paper, using the $z \rightarrow-z^{2}$ transformation, a third order low-pass ladder filter is transformed to a band-pass filter. In effect, the proposed filter has both low-voltage, high speed properties of IAZI circuits and fine accuracy of N -path structures. With respect to previous work [11] the proposed circuit has much higher sampling and center frequency while having approximately the same quality factor.

This paper is organized as follows. In section 2, the IAZI circuit and $z \rightarrow-z^{2}$ block are described. In section 3, the procedure for designing the bandpass filter is explained and finally in section 4 simulation results are presented.

## 2. A NEW $z \rightarrow-z^{2}$ INTEGRATOR BLOCK CONSTRUCTED BY IAZI

Figure 1 shows the basic differential AZI block where in the first phase $\left(\varphi_{1}\right)$ both of $+V_{\text {out }}$ and $-V_{\text {out }}$
are set to $\mathrm{V}_{\mathrm{CM}}$ and $\mathrm{C}_{1}$ capacitors sample the inputs. In the next phase $\left(\varphi_{2}\right)$, this circuit acts as an integrator. In general, the transfer function of AZI circuit is:

$$
\begin{equation*}
\frac{\mathrm{C}_{1}}{\mathrm{C}_{\mathrm{i} 1}} \frac{\left(\mathrm{z}^{-\frac{1}{2}}-1\right)}{1-z^{-1}} \tag{1}
\end{equation*}
$$

If the inputs come from another AZI with inverted clock phase, the altered transfer function is:

$$
\begin{equation*}
\frac{\mathrm{C}_{1}}{\mathrm{C}_{\mathrm{i} 1}} \frac{z^{-\frac{1}{2}}}{1-z^{-1}} \tag{2}
\end{equation*}
$$



Figure 1. Basic auto zeroed integrator circuit.

In the AZI circuit of Figure 1, all switches are nMOS transistors whose sources are connected to the common-mode voltage $\mathrm{V}_{\mathrm{CM}}$ and the gates are clocked by $\mathrm{V}_{\mathrm{DD}}$ voltage. This is the reason that the charge injection and clock feed-through are not signal dependent and can be cancelled in a fully differential structure.


Figure 2. Pseudo switched op-amp presented by Rashtian [9].

In Figure 1, during phase $\left(\varphi_{1}\right)$ the output and input of the op-amp are connected by switches (M6\&M8) and the final value of the output voltage is a dc voltage $\left(\mathrm{V}_{\mathrm{CM}}\right)$. Doing so, the linear action of the opamp is not critically essential and setting of the output voltage at $\mathrm{V}_{\mathrm{CM}}$ can be done by external switches.

Based on the above idea, in the work done by Rashtian [9], a pseudo switched opamp with two current levels in the output stage is presented as shown in Figure 2 where the current steering action is done by transistors $\mathrm{M}_{5 \mathrm{~B}}-\mathrm{M}_{8 \mathrm{~B}}$. The $\mathrm{W} / \mathrm{L}$ ratio of the current steering transistors is ten times greater than $\mathrm{M}_{5}-\mathrm{M}_{8}$. The current steering mode is controlled by transistors $\mathrm{M}_{5 \mathrm{C}}-\mathrm{M}_{8 \mathrm{C}}$. In the integration phase $\left(\varphi_{2}\right)$, the output stage current is normal but in the other phase $\left(\varphi_{1}\right)$, it is under low current condition. This can be called as a pseudo switched opamp configuration with an improved characteristic of power consumption without speed reduction characteristics of switched opamps. In the phase $\left(\varphi_{1}\right)$ the output voltage is set to $\mathrm{V}_{\mathrm{CM}}$ by the non-linear action of nMOS switches $\mathrm{M}_{17}$ and $\mathrm{M}_{18}$.

Unlike the switched opamp technique, the nonlinear action of these switched transistors and the linear action of the opamp without current steering transistors i.e. $\left(\mathrm{M}_{5 \mathrm{~B}}-\mathrm{M}_{8 \mathrm{~B}}\right)$ will result in the
same final steady state value with reduced power consumption. As a result of the above, the nMOS switches $\mathrm{M}_{17}$ and $\mathrm{M}_{18}$ are only used to reduce the settling time. Transistors $\mathrm{M}_{9}, \mathrm{M}_{10}, \mathrm{M} 15, \mathrm{M}_{16}$, and capacitors $\left(\mathrm{C}_{3} \mathrm{C}_{6}\right)$ make the common-mode feedback circuit. A detailed explanation of the opamp is also presented [7,9]. The opamp used in this work is the same as the opamp presented by Rashtian [9] but it is biased at lower current reference ( 0.1 mA ) due to lower clock frequency.
Based on the IAZI idea, a new $z \rightarrow-z^{2}$ block is constructed as shown in Figure 3. Equation (3) shows the mathematical sequence in the time domain and equation (4) shows the $z$ domain transfer function of this circuit if the input comes from the output of another IAZI block [13].
$\mathrm{V}_{\mathrm{O}}\left(\mathrm{n}+\frac{1}{2}\right) \mathrm{T}=\frac{\mathrm{C}_{\mathrm{in}}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{i}}(\mathrm{n}-1) \mathrm{T}-\frac{\mathrm{C}_{\mathrm{B} 1}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{o}}\left(\mathrm{n}-\frac{3}{2}\right) \mathrm{T}$
$\frac{\mathrm{V}_{\mathrm{O}}(\mathrm{z})}{\mathrm{V}_{\mathrm{i}}(\mathrm{z})}=\frac{\mathrm{C}_{\mathrm{in}}}{\mathrm{C}_{\mathrm{A} 1}} \frac{\mathrm{z}^{-\frac{3}{2}}}{1+\frac{\mathrm{C}_{\mathrm{B} 1}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{z}^{-2}}$

The sequence of clock phases $\left(\varphi_{1}, \varphi_{2}, \varphi_{\mathrm{A}}\right.$ and $\left.\varphi_{\mathrm{B}}\right)$ has an important role in this structure. As it is
shown in Figure 3, the voltage effect of sampled input by $\mathrm{C}_{\mathrm{in}}$ at ( $\mathrm{n}-1$ ) T appears on the $\mathrm{C}_{\mathrm{Al}}$ capacitor at $\left(n+\frac{1}{2}\right) T$.


Figure 3. The main $z \rightarrow-z^{2}$ Block.

In general $\mathrm{C}_{\mathrm{B} 1}$ and $\mathrm{C}_{\mathrm{A} 1}$ are equal and the denominator of equation (4) would be $\left(1+z^{-2}\right)$, which is a simple transformation of $z \rightarrow-z^{2}$ integrator. Based on this block, transformation of a low-pass ladder filter to a high-pass one is achieved by replacing the integrators of a low-pass filter by this block.

In this paper, a pseudo-2-path band-pass filter with center frequency of 250 KHz and quality factor of 50 is presented. Based on a third order Chebyshev low-pass RLC filter with cut off frequency of 2.5 KHz which is shown in Figure 4, a low-pass ladder SC filter using IAZI is designed.


Figure 4. The $3^{\text {th }}$ order Chebyshev low-pass RLC filter with cut off frequency of 2.5 KHz and 1 db ripple in pass band.

The state space equations of Figure 4 are extracted from this circuit:
$\mathrm{V}_{1}=\frac{1}{\mathrm{SC}_{1}}\left(\frac{\mathrm{~V}_{\text {in }}-\mathrm{V}_{1}}{\mathrm{R}_{\mathrm{S}}}\right)-\mathrm{I}_{2}$
$\mathrm{I}_{2}=\frac{1}{\mathrm{SL}}\left(\mathrm{V}_{1}-\mathrm{V}_{3}\right)$
$\mathrm{V}_{3}=\frac{1}{\mathrm{SC} 2}\left(\mathrm{I}_{2}-\frac{\mathrm{V}_{3}}{\mathrm{R}_{\mathrm{L}}}\right)$
Figure 5 is the state space diagram of the LPF filter attained by equation (5). Replacing the integrators in this figure with IAZI and utilizing the proposed input stage in [14], a third order low-pass SC filter is achievable, but here, we only replace the integrator blocks with $z \rightarrow-z^{2}$ SC block to construct a pseudo two path band-pass filter.

## 3. DESIGN PROCEDURE



Figure 5. State space block diagram.
Figure 6 shows the schematic of the proposed band-pass filter that is resulted from substituting the integrators and resistors of Figure 5 by $z \rightarrow-z^{2}$ SC block and proper SC configuration, respectively. Equation (6) shows the mathematical sequence in the time domain. The $z$ domain transfer function of the filter calculated from this relation is shown in equation (7).

There are two high-pass filters in this figure working at two paths. Sampling frequency of every path $\left(\varphi_{A}\right.$ and $\left.\varphi_{B}\right)$ is set to 0.5 MHz whereas the frequency of $\varphi_{1}$ and $\varphi_{2}$ is 1 MHz . The entire circuit works at clock frequency of 1 MHz in spite of the fact that the two high-pass filters are working at clock frequency of 0.5 MHz . Cut off frequency of the high-pass filters are 247.5 KHz that is equal to (500/2-2.5) KHz. Frequency response of each SC high-pass filter is the same as a band-pass filter with center frequency of $f_{\text {clk }} / 2$ and bandwidth of $5 \mathrm{KHz}\left(2 \mathrm{f}_{\mathrm{L}}\right)$. Table (1) lists capacitor values which are calculated after dynamic range scaling.

TABLE 2. Poly-Poly Capacitor values

| C23, C32 | 0.2 pF |
| :--- | :--- |
| CA1 | 16.69 pF |
| CA2 | 13.29 pF |
| CA3 | 6.23 pF |
| CB1 | 16.44 pF |
| CB2 | 13.29 pF |
| CB3 | 6.107 pF |


| C 12 | 0.255 pF |
| :--- | :--- |
| C 21 | 0.42 pF |
| C in | 0.25 pF |
| $\mathrm{C} 11, \mathrm{C} 22, \mathrm{C} 33$ | 2 pF |

## 4. SIMULATION RESULTS

Figure 7 shows the transient response of the differential output signals of the filter with (Vin)p$\mathrm{p}=2 \mathrm{~V}$ and $\mathrm{f}_{\mathrm{in}}=250 \mathrm{KHz}$ when the sampling frequency is 1 MHz and $\mathrm{V}_{\mathrm{dd}}=1.5 \mathrm{~V}$. Simulation was done using $0.25 \mu \mathrm{~m}$ CMOS technology and HSPICE. Frequency response of the pseudo 2-path filter is shown in Figure 8a. Data points are plotted from transient analysis of HSPICE simulator for different frequencies with (Vin)p-p $=2 \mathrm{~V}$.


Figure 7. Differential transient response of the filter at center frequency and $\mathrm{Vin}=2 \mathrm{Vp}-\mathrm{p}$.

As shown in Figure 8b, center frequency and band-width of the filter are 250 kHz and 5 kHz , respectively. As a property of a pseudo-2-path filter, the center frequency of the interested passband is accurately located at 250 kHz , which is exactly $1 / 4$ of the sampling frequency $(1 \mathrm{MHz})$.

$$
\begin{align*}
& \mathrm{V}_{\mathrm{O} 1}(\mathrm{n}+1) \mathrm{T}=-\frac{\mathrm{C}_{\mathrm{in}}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{i}}(\mathrm{n}+1) \mathrm{T}+\frac{\mathrm{C}_{\mathrm{in}}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{in}}\left(\mathrm{n}-\frac{1}{2}\right) \mathrm{T}-\frac{\mathrm{C}_{\mathrm{B} 1}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{O} 1}(\mathrm{n}-1) \mathrm{T}-\frac{\mathrm{C}_{21}}{\mathrm{C}_{\mathrm{A} 1}} \mathrm{~V}_{\mathrm{O} 2}(\mathrm{n}-1) \mathrm{T} \\
& \mathrm{~V}_{\mathrm{O} 2}(\mathrm{n}+1) \mathrm{T}=-\frac{\mathrm{C}_{\mathrm{B} 2}}{\mathrm{C}_{\mathrm{A} 2}} \mathrm{~V}_{\mathrm{O} 2}(\mathrm{n}-1) \mathrm{T}+\frac{\mathrm{C}_{12}}{\mathrm{C}_{\mathrm{A} 2}} \mathrm{~V}_{\mathrm{O} 1}(\mathrm{n}-1) \mathrm{T}-\frac{\mathrm{C}_{32}}{\mathrm{C}_{\mathrm{A} 2}} \mathrm{~V}_{\mathrm{O} 3}(\mathrm{n}-1) \mathrm{T}  \tag{6}\\
& \mathrm{~V}_{\mathrm{O} 3}(\mathrm{n}+1) \mathrm{T}=-\frac{\mathrm{C}_{\mathrm{B} 3}}{\mathrm{C}_{\mathrm{A} 3}} \mathrm{~V}_{\mathrm{O} 3}(\mathrm{n}-1) \mathrm{T}+\frac{\mathrm{C}_{23}}{\mathrm{C}_{\mathrm{A} 3}} \mathrm{~V}_{\mathrm{O} 2}(\mathrm{n}-1) \mathrm{T} \\
& \frac{\alpha_{1} \beta_{2} \lambda_{2} \mathrm{z}^{-4}\left(\mathrm{z}^{-\frac{3}{2}}-1\right)}{\left(1+\alpha_{2} \mathrm{z}^{-2}\right)\left[\left(1+\beta_{1} \mathrm{z}^{-2}\right)\left(1+\lambda_{1} \mathrm{z}^{-2}\right)+\beta_{3} \lambda_{2} \mathrm{z}^{-4}\right]} \quad \text { where } \alpha_{1}=\frac{\mathrm{C}_{\mathrm{in}}}{\mathrm{C}_{\mathrm{A} 1}}, \alpha_{2}=\frac{\mathrm{C}_{\mathrm{B} 1}}{\mathrm{C}_{\mathrm{A} 1}},  \tag{7}\\
& \alpha_{3}=\frac{\mathrm{C}_{21}}{\mathrm{C}_{\mathrm{A} 1}}, \beta_{1}=\frac{\mathrm{C}_{\mathrm{B} 2}}{\mathrm{C}_{\mathrm{A} 2}}, \beta_{2}=\frac{\mathrm{C}_{12}}{\mathrm{C}_{\mathrm{A} 2}}, \beta_{3}=\frac{\mathrm{C}_{32}}{\mathrm{C}_{\mathrm{A} 2}}, \lambda_{1}=\frac{\mathrm{C}_{\mathrm{B}}}{\mathrm{C}_{\mathrm{A} 3}}, \lambda_{2}=\frac{\mathrm{C}_{23}}{\mathrm{C}_{\mathrm{A} 3}} .
\end{align*}
$$



Figure 6. Proposed pseudo 2-path SC band-pass filter.


Figure 8. Frequency response of the proposed filter which is extracted by running of transient time analysis simulation at different frequencies.

The shown band-pass gain is almost -6 dB , since the basic RLC filter block has the same value of 1 $\Omega$ for both $\mathrm{R}_{\mathrm{L}}$ and $\mathrm{R}_{\mathrm{S}}$. Normalized spectrum of the differential output using 4096 points FFT at $\left(\mathrm{V}_{\mathrm{in}}\right)=1 \mathrm{~V}_{\mathrm{p} \text {-p }}$ and $\mathrm{f}_{\mathrm{in}}=249.755859375 \mathrm{KHz}$ is shown in Figure 9a. The input frequency is selected according to Roberts [15]. In Figure 9b, the third to ninth harmonics that are folded to band-pass region, are illustrated. As shown, the thirdharmonic component of the input signal is at $f_{s}$ $\left(3 \times \mathrm{f}_{\text {in }}\right)=250.732421875 \mathrm{kHz}$, which is folded in the pass-band range. Table 2 shows the overall specification of the proposed filter.

Effect of relative capacitors accuracy on frequency response is also considered. Upper and lower limit of the frequency response where the relative capacitors accuracy is supposed to $0.1 \%$ is shown in Figure (10). This figure is obtained from 500 different series of capacitor values. Simulation is done by MATLAB using equation (7). As shown in Figure (10), the center frequency of the filter is not related to capacitor values but the amount of band-pass gain is affected slightly.


Figure 9. Normalized spectrum of differential output using 4096 points FFT at Vin=1Vp-p and input frequency of fin $=249.755859375 \mathrm{KHz}$.


Figure 10. Upper and lower limit of frequency response where the relative capacitor accuracy is supposed to $0.1 \%$.

TABLE 2. Overall specification of the proposed band-pass filter

| Technology | $0.25 \mu \mathrm{~m}$ CMOS |
| :---: | :---: |
| Supply voltage | 1.5 V |
| Centre frequency | 250 KHz |
| Band-width | 5 KHz |
| Sampling frequency | 1 MHz |
| IM3 for Vin $=$ |  |
| $1 \mathrm{Vpp}\left(\mathrm{V}_{\mathrm{o}}=0.6 \mathrm{Vpp}\right)$ and fin | -72 dbc |
| $=249.755859375 \mathrm{KHz}$ |  |
| Power consumption | 1.68 mW |
| Maximum Differential Output |  |
| Swing | 1.2 p -p |

## 5. CONCLUSION

A novel structure for realization of $z \rightarrow-z^{2}$ based on an improved auto zeroed integrator is presented. This idea is a new method for designing n-path filters operating at higher clock frequencies compared to switched opamp methods and lower operating voltage with respect to conventional circuits. This new structure is applied to design a high Q pseudo two-path band-pass filter by transforming a low pass ladder filter into a bandpass filter. The center frequency of the proposed filter is 250 KHz and bandwidth of 5 KHz .

## 6. REFERENCES

1. Phillip, E.Allen., Douglas, R.Holberg., "CMOS Analog Circuit Design", $2^{\text {nd }}$ ed., Oxford Press, New York, (2002), 492-510.
2. Gregorian, R., Temes, G. C. ,"Analog MOS Integrated Circuits for Signal Processing ", J. Willy and Sons ed.,
(1986), 296-339.
3. Dessouky, M. and Kaiser, A.,"Very low-voltage digitalaudio $\Delta \sum$ modulator with $88-\mathrm{dB}$ dynamic range using local switch bootstrapping", IEEE Journal of SolidState Circuits, Vol. 36, No. 3, (2001), 349-355.
4. Guan, H., Cho, B.J., Li, M.F., Xu, Z., He, Y.D. and Dong, Z., "Experimental Evidence of InterfaceControlled Mechanism of Quasi-Breakdown in Ultrathin Gate Oxid", IEEE Transaction on Electron Devices, Vol. 48, No. 5, (2001), 1010-1013.
5. Cheung, V.S.L., Luong, H.C. and Wing-Hung, K., "A $1-\mathrm{V} \quad 10.7-\mathrm{MHz} \quad$ Switched-Opamp Bandpass $\Delta \Sigma$ Modulator Using Double-Sampling Finite-GainCompensation Technique", IEEE Journal of Solid-State Circuits, Vol. 37, No. 10, (2002), 1215-1225.
6. Hashemipour, O., Gorvanchi, P., "A Very Low Voltage 9th Order Linear Phase Baseband Switched Capacitor Filter", International Journal of Engineering, Vol. 17, No. 1, (2004), 19 - 24.
7. Wang, L., and Embabi, S.H.K., "Low-Voltage HighSpeed Switched-Capacitor Circuits without Voltage Bootstrapper", IEEE Journal of Solid-State Circuits, Vol. 38, No. 8, (2003), 1411-1415.
8. Bidari, E., Maloberti, F., Moon, U., Steensgaard, J. and Temes, G.,"Low-voltage Switched-Capacitor Circuits", in Proc. IEEE Int. Symp. of Circuits and Systems, Vol. 2, (1999), 49-51.
9. Rashtian, M., Hashemipour, O. and Navi, K., "Design of A Low-Voltage High-Speed Switched-Capacitor Filters Using Improved Auto Zeroed Integrator", Journal of Applied Sciences, Vol. 8, No. 9, (2008), 1771-1775.
10. Palmisano, G. and Montecchi, F., "Simplified pseudo-N-path cells for z to $-\mathrm{z}^{\mathrm{n}}$ transformed SC active filters", IEEE Trans. Circuits Syst, Vol. 36, (1989), 461-463. 1989.
11. Cheung, V. S. L., Luong, H. C. and Ki, W. H., "A 1-V CMOS switched-opamp switched-capacitor pseudo-2path filter", IEEE Journal of Solid State Circuit, Vol. 36, No. 1, (2001), 14-21.
12. Ng, A. E. and Sewell, J. I., "N-path and pseudo-N path cells for switched-current signal processing", IEEE Trans. On Circuit and System, Vol. 46, No. 9, (1999), 1148-1160.
13. Rashtian, M., Hashemipour, O. and Navi, K., "A Novel Structure for Realization of a Pseudo Two Path BandPass Filter", in Proc. of 20 ${ }^{\text {th }}$ IEEE conference on Microelectronics. ICM2008, (2008), 34-37.
14. Rashtian, M., Hashemipour, O. and Navi, K., " Design of a Low-Pass Switched Capacitor Fourth Order Chebyshev Filter Using an Improved Auto Zero Integrator", Iranian Journal of Electrical and Computer Engineering, IJECE, Vol. 5, No. 3, (2007), 178-183.
15. Roberts, G.W., "Calculation Distortion levels In Sampled Data Circuits Using Spice" In the Proc. of the 1995 ISCAS, (1995), 2059-2062.
